Various types of ultra-low noise amplifiers both for DC and AC signals are described. “Ultra-low noise” here means that voltage noise density is below 1 nV/sqrtHz for AC amplifiers or noise less than 100 nVpp for DC amplifiers.

1. Ultra-low noise AC amplifiers

Op amplifiers (OA) are widely used as AC amplifiers. For ultra-low noise amplifiers are suitable especially LT1028 or LT1128 from Linear Technology (www.linear.com) or AD797 from Analog Devices (www.analog.com). Both amplifiers have voltage noise density at 1 kHz around 1 nV/sqrtHz and also offers excellent DC precision. The latest addition (end of 2006) is OPA211 from TI (www.ti.com) with noise 1.1 nV/sqrt at supply current 3.6 mA from 5 V. OA have also some drawbacks: 1. input differential stage has voltage noise density \( \sqrt{2} \) times increased against simple input transistor. 2. Ultra low noise OA require at least 10 V (+/- 5V) supply voltage and supply current about 10 mA. If only AC amplification is necessary, it is possible to design a lower noise discrete amplifier with lower power consumption.

1.1 Ultra-low noise AC amplifiers with bipolar transistors

With bipolar transistors, the value for emmiter-base voltage noise and base current noise of an ideal transistor can be expressed as follows [1],[2]:

\[
e_n = kT \frac{2}{qI_c}, \quad i_n = \sqrt{2qI_b} = \sqrt{\frac{2qI_c}{h_{fe}}} \quad (1)
\]

With real transistor, additional noise source which can be modeled as additional resistor \( r_{bb} \) must be added. The third noise source is base current noise which flows through source resistance \( r_s \). So total noise of a transistor connected to voltage source with resistance \( r_s \) can be expressed as:

\[
e_N = \sqrt{e_n^2 + 4kTR_s + i_n^2r_s^2} = \sqrt{\frac{2k^2r_s^2}{qI_c} + 4kTR_s + \frac{2qI_c}{h_{fe}}r_s^2} \quad (2)
\]

For low source impedances, the \( r_{bb} \) of transistor should be added to source impedance \( r_s \).

To find the collector current which yield the minimum overall equivalent input noise with a given source impedance, the last formula can be differentiated with respect to \( I_c \) and set equal to zero [2] and gives:

\[
I_c^{(opt)} = \frac{kT}{q} \left[ \frac{1}{h_{fe}} \right] \quad (3)
\]

For accurate calculation keep in mind that hFE isn’t constant and also depends on \( I_c \). Formulas (2),(3) are clear but in practice the main problem is that value of \( r_{bb} \) isn’t specified in nearly any transistor datasheet. The noise of transistor is usually described as noise figure measured at low current (usually about 100 uA or less) with relatively high source resistance and doesn’t help here very much. SPICE simulation must be also used very carefully because available models don’t reflect noise performance correctly. Voltage noise density of a low noise BC549 at collector current 10 mA was simulated with 3 different models – ORCAD’s built in model, model from Philips and model from Fairchild. Three totally different results were obtained: 0.12 nV/sqrtHz, 0.19 nV/sqrtHz and 1.3 nV/sqrtHz and corresponding \( r_{bb} \) is 0 Ohm, 1 Ohm and 100 Ohm. The last value is the closest to reality. That measurement also
shows that so called “low noise” transistors are not suitable for really low noise applications at higher collector current due their high rbb value. It can be expected that transistors with higher Icmax have also lower rbb, so several transistors with higher Icmax were measured. Commonly available transistors like 2N3904, 2N2222, BC337, BC817,BCP68 were tested. All that transistors had lower noise at Ic=1.3 mA than BC549. The lowest noise was obtained with the BC337 (rbb=30 Ohms).

The Fig. 1. shows a practical example - an ultra low noise amplifier with gain 100 based on BC337 derived from [2]. Although very simple, the amplifier has input noise below 0.7 nV/sqrtHz – lower than any monolithic OA and requires only 3 mA from 5 V supply. Gain is set by the ratio of R5,R6, noise of R6 is added to input noise so low value 4.7R is used. Small signal bandwidth exceeds 1 MHz. This simple approach has also some drawbacks, the main is that output voltage swing is limited to only several hundred mV. Open loop gain of the amplifier is only 60 dB, so gain accuracy, distortion performance and output impedance is worse compared to OA. Flexibility is a big advantage of the circuit – increasing resistors R1=160k, R2=27k, R3=22k, R4=560k, R5=2.4k,R6=22 reduces supply current to 200 uA and voltage noise density is still only 1.7 nV/sqrtHz, it is about 10 times lower than a OA with the same current consumption. Small signal bandwidth exceeds 100 kHz, it is also very good value for a such low power circuit.

The Fig. 2. shows an improved version of the amplifier with more flexibility. Increasing R1=160k, R2=27k, R3=22k, R4=560k, R5=2.4k,R6=22 reduces supply current to 200 uA and voltage noise density is still only 1.7 nV/sqrtHz, it is about 10 times lower than a OA with the same current consumption. Small signal bandwidth exceeds 100 kHz, it is also very good value for a such low power circuit.
An improved version of the ultra low noise amplifier is shown in Fig.2. PNP transistor was replaced with OA. Q1’s collector voltage is set by resistor divider R5,R6, bias point is controlled via DC feedback path R9,C4,R8. The noise contribution of the U1 can be neglected if its noise density is lower then en*Au/3 where en is voltage noise density of input transistor, Au is gain of the input stage, \( \text{Au} = 40 \times \text{Ic} \times \text{R3} \). With values shown in Fig.2, amplifier with noise density bellow 20 nV/sqrtHz should be used. Gain is precisely set by divider R5,R4, gain up 10000 is possible due high open loop gain of the U1. Distortion and output impedance is also greatly reduced over previous circuit.

Both circuits have voltage noise density around 0.7 nV/sqrtHz, if lower noise density is required, input transistors can be simply paralleled. If N transistors are used, noise is \( \sqrt{N} \) reduced and result can be modeled as one transistor with \( r_{bb'} = r_{bb}/N \) and \( I_{c'} = N \times I_{c} \). This approach has also some drawbacks - base current noise is \( \sqrt{N} \) times increased and transistors must be matched. Matched monolithic pairs are available from several vendors, for instance LM394 from National Semiconductors (www.national.com) or MAT-01,MAT-02, MAT-03 from Analog Devices. The matched pairs have also very low and fully specified noise at higher collector current. If more transistors are necessary, matched quad THAT300 from THAT corporation (www.thatcorp.com) is available. The main disadvantage of the matched transistors is high price. Transistors needn’t be matched with high accuracy, 20% difference in collector current is acceptable, so raw selection of BC337 can be done. If no selection can be used, equalization emitter resistors 100 Ohm with blocking capacitor 470 uF in every emitter reduce differences between transistors – Fig .3.

Fig. 3. Paralleling with emitter resistors

1.2 Ultra-low noise AC amplifiers with unipolar transistors

Amplifiers with bipolar transistor offer very low noise but have also some drawbacks – low input impedance and input current noise, so they are suitable especially for signal sources with lower input impedance.

If high input impedance or very low input noise current is necessary, a unipolar transistor is better choice. Unipolar transistors in ultra low noise applications have two disadvantages: 1/f noise corner is relatively high – usually more then 1 kHz (bipolar transistors have 1/f noise corner some Hz or tens Hz) and voltage noise density is relatively high – usually some nV/sqrtHz or more. Fortunately there are a few types with very low noise. That is an ultra low noise JFET 2SK170 and 2SK369 from Toshiba or equivalent LSK170 from Linear Systems (www.linearsystems.com)[5] with voltage noise density bellow 1 nV/sqrtHz. For higher frequency, BF862 from Philips is an excellent choice. Fig. 4. shows an ultra-low noise amplifier with two JFETs 2SK170 with gain 100 and voltage noise density bellow 0.7nV/sqrtHz.

As with bipolar transistor, T3 can be replaced with OA, but care must be taken because voltage gain of the input stage \( \text{Au} = Y_{fs} \times \text{R2} \) is usually lower then with bipolar transistor at the same Ic, so a low noise OA must be used. If lower noise than 1 nV/sqrHz is necessary,
JFETs can be paralleled as shown on Fig.4. If only two transistors are necessary, matched pair LSK289 from Linear Systems is a good choice.

Matching of single transistors is more difficult then with bipolars due wider spread of Idss between JFETs, so it is usually simpler to set DC bias point for every transistor separately and use AC feedback only as shown on Fig 4. The big advantage against bipolar transistors is that there is no input current noise penalty, so it is simple to connect in parallel as many transistors as necessary. The limit is only power consumption and increased input and feedback capacity. If low input capacity and high bandwidth is important, BF862 is the best choice.

![Fig. 4. An ultra low noise amplifier with FET](image)

2. Ultra-low noise DC amplifiers

For accurate amplification of small DC signals, amplifiers with low offset, low offset drift and low noise are necessary. The best choice between bipolar OA are again LT1028 and LT1128 from Linear technology and AD797 from Analog Devices. If even better parameters are necessary, chopper or autozero amplifiers must be used. There is a lot of monolithic chopper or autozero amplifiers with excellent offset and offset drift performance but noise performance is worse than with mentioned bipolar OA although the main noise source – 1/f noise is removed. Significantly better results can be obtained with discrete chopper amplifier described above.

This chopper amplifier is based on a 40 nVpp Chopped FET Amplifier [3],[4] but it is significantly improved. It has lower noise, power consumption and component count. The main difference is a very low noise AC amplifier composed by T1 and T2, see Fig.5. The excellent noise performance is given by T1 – 2SK170 operating with Id current about 2 mA and with noise density below 1nV/sqrtHz. Total gain of the AC amplifier is given by resistors R2 and R5 and is approximately 1000 for R5 = 1 kOhm, aprox. 3000 for R5=4k7. The noise and offset performance of the chopped amplifier is also affected by the input modulator. MAX4693 (U1A) is used here because it has very low Ron 20 Ohm and very low charge injection 2 pC. U1B acts as an output demodulator and demodulated signal is then integrated by U2. Total DC gain (1000) is set by R8,R9 ratio. Noise of the R9 directly affect total noise so very low value 1 Ohm is used here.
As a clock source CD4060 is used with a quartz 32.768 kHz which produces accurate and stable frequency 1024 Hz. This frequency is harmonically unrelated to 50 Hz. It will be better to use different frequency for 60 Hz suppression.

Total bandwidth is given by the gain of the AC amplifier and time constant of the integrator (R7,C6). With values in Fig.1 and AC gain 1000 (R5=1k) the bandwidth is aprox. 0.2 Hz and

Figure 5. A 8 nV noise chopper amplifier

is the same as original [3],[4]. Increasing value of R5 to 4k7 gives wider bandwidth 0.6 Hz and also lower offset voltage. If wider or narrowed bandwidth is required, C6 can be changed accordingly. Fig. 6 shows measured noise on the output of the amplifier with AC gain 1000 (R5=1k) during 60 s time window. A DAQ card AD14PCI with additional amplifier and software Adcontrol was used. Total noise refereed to input is 8 nVpp or 1.4 nVef, it is aprox. 5 times improvement against original [3],[4]. Sampling period of the DSP integrating AD converter is 40 ms, so measured bandwidth is about 10 Hz, but noise bandwidth is limited by the chopper amplifier to 1.57 x 0.2 Hz = 0.3 Hz and voltage noise density en is 2.6 nV/sqrt Hz. As with every chopped amplifier there is no 1/f noise component so total noise for different bandwidth can be simply expressed as

$$U_n = e_n \sqrt{f_s}$$  (4)

where fs is noise bandwidth – for 1. order low pass fs = 1.57 * f-3dB
en - voltage noise density - 2.6 nV/sqrtHz
4. Practical recommendations for design of low noise amplifiers

Every resistor is a noise source so it necessary to keep all resistors in a signal path (and also signal source resistance) on very low level otherwise low noise performance of any amplifier will be wasted. Proper supply decoupling (omitted for clarity) is necessary. Parallel combination of large electrolytic cap 470uF with 22uF tantalum and several 100nF ceramic in every supply with serial resistor 47-100 Ohm is recommended. If switching regulators are used, additional RC/LC filter is essential. A PCB with at least 2 layers and solid ground plane is strongly advised. Electrostatic and magnetic shielding is also useful especially in noisy environment. For DC amplifiers, a circuit must be also well shielded from air currents to eliminate the possibility of thermoelectric effects. Every connection of two different metals creates thermocouple with sensitivity 1-10 uV/K, so temperature change only 0.01 deg.C gives 10-100 nV, up to 10 times more then the noise of the described chopper amplifier!

5. References
[3] Williams Jim, Linear Technology Application Note 93